1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
//! Pulse density modulation (PDM) driver for the ESP32 I2S peripheral.
//!
//! # Microcontroller support for PDM mode
//!
//! | Microcontroller | PDM Rx | PDM Tx |
//! |--------------------|------------------|--------------------------|
//! | ESP32 | I2S0 | I2S0, hardware version 1 |
//! | ESP32-S2 | _not supported_ | _not supported_ |
//! | ESP32-S3 | I2S0 | I2S0, hardware version 2 |
//! | ESP32-C2 (ESP8684) | _not supported_ | _not supported_ |
//! | ESP32-C3 | _not supported_* | I2S0, hardware version 2 |
//! | ESP32-C6 | _not supported_* | I2S0, hardware version 2 |
//! | ESP32-H2 | _not supported_* | I2S0, hardware version 2 |
//!
//! \* These microcontrollers have PDM Rx capabilities but lack a PDM-to-PCM decoder required by the ESP-IDF SDK.
//!
//! ## Hardware versions
//!
//! Hardware version 1 (ESP32) provides only a single output line, requiring external hardware to demultiplex stereo
//! signals in a time-critical manner; it is unlikely you will see accurate results here.
//!
//! Harware version 2 (all others with PDM Tx support) provide two output lines, allowing for separate left/right
//! channels.
//!
//! See the [`PdmTxSlotConfig documentation`][PdmTxSlotConfig] for more details.
use super::*;
use crate::{gpio::*, peripheral::Peripheral};
// Note on cfg settings:
// esp_idf_soc_i2s_hw_version_1 and esp_idf_soc_i2s_hw_version_2 are defined *only* for ESP-IDF v5.0+.
// When v4.4 support is needed, actual microcontroller names must be used: esp32 for esp_idf_soc_i2s_hw_version_1,
// any(esp32s3,esp32c3,esp32c6,esp32h2) for esp_idf_soc_i2s_hw_version_2.
#[cfg(esp_idf_version_major = "4")]
use esp_idf_sys::*;
pub(super) mod config {
#[allow(unused)]
use crate::{gpio::*, i2s::config::*, peripheral::*};
use esp_idf_sys::*;
/// I2S pulse density modulation (PDM) downsampling mode.
#[derive(Clone, Copy, Debug, Default, Eq, PartialEq)]
pub enum PdmDownsample {
/// Downsample 8 samples.
#[default]
Samples8,
/// Downsample 16 samples.
Samples16,
/// Maximum downsample rate.
Max,
}
#[cfg(any(esp_idf_soc_i2s_supports_pdm_rx, esp32, esp32s3))]
impl PdmDownsample {
/// Convert to the ESP-IDF SDK `i2s_pdm_downsample_t` representation.
#[inline(always)]
pub(super) fn as_sdk(&self) -> i2s_pdm_dsr_t {
match self {
Self::Samples8 => 0,
Self::Samples16 => 1,
Self::Max => 2,
}
}
}
/// Pulse density modulation (PDM) mode receive clock configuration for the I2S peripheral.
#[derive(Clone, Copy, Debug, Eq, PartialEq)]
pub struct PdmRxClkConfig {
/// The sample rate in Hz.
pub(super) sample_rate_hz: u32,
/// The clock source.
clk_src: ClockSource,
/// The multiple of the MCLK signal to the sample rate.
mclk_multiple: MclkMultiple,
/// Downsampling rate mode.
pub(super) downsample_mode: PdmDownsample,
}
impl PdmRxClkConfig {
/// Create a PDM clock configuration with the specified sample rate in Hz. This will set the clock source to
/// PLL_F160M, the MCLK multiple to 256 times the sample rate, and the downsampling mode to 8 samples.
#[inline(always)]
pub fn from_sample_rate_hz(rate: u32) -> Self {
Self {
sample_rate_hz: rate,
clk_src: ClockSource::default(),
mclk_multiple: MclkMultiple::M256,
downsample_mode: PdmDownsample::Samples8,
}
}
/// Set the clock source on this PDM receive clock configuration.
#[inline(always)]
pub fn clk_src(mut self, clk_src: ClockSource) -> Self {
self.clk_src = clk_src;
self
}
/// Set the MCLK multiple on this PDM receive clock configuration.
#[inline(always)]
pub fn mclk_multiple(mut self, mclk_multiple: MclkMultiple) -> Self {
self.mclk_multiple = mclk_multiple;
self
}
/// Set the downsampling mode on this PDM receive clock configuration.
#[inline(always)]
pub fn downsample_mode(mut self, downsample_mode: PdmDownsample) -> Self {
self.downsample_mode = downsample_mode;
self
}
/// Convert to the ESP-IDF SDK `i2s_pdm_rx_clk_config_t` representation.
#[cfg(all(
any(esp_idf_soc_i2s_supports_pdm_rx, esp32, esp32s3),
not(esp_idf_version_major = "4")
))]
#[inline(always)]
pub(super) fn as_sdk(&self) -> i2s_pdm_rx_clk_config_t {
#[allow(clippy::needless_update)]
i2s_pdm_rx_clk_config_t {
sample_rate_hz: self.sample_rate_hz,
clk_src: self.clk_src.as_sdk(),
mclk_multiple: self.mclk_multiple.as_sdk(),
dn_sample_mode: self.downsample_mode.as_sdk(),
..Default::default()
}
}
}
/// Pulse density modulation (PDM) mode receive configuration for the I2S peripheral.
#[derive(Clone, Copy, Debug, Eq, PartialEq)]
pub struct PdmRxConfig {
/// The base channel configuration.
pub(super) channel_cfg: Config,
/// PDM mode channel receive clock configuration.
pub(super) clk_cfg: PdmRxClkConfig,
/// PDM mode channel slot configuration.
pub(super) slot_cfg: PdmRxSlotConfig,
/// PDM mode channel GPIO configuration.
#[cfg(not(esp_idf_version_major = "4"))]
pub(super) gpio_cfg: PdmRxGpioConfig,
}
impl PdmRxConfig {
/// Create a new PDM mode receive configuration from the specified clock, slot, and GPIO configurations.
pub fn new(
channel_cfg: Config,
clk_cfg: PdmRxClkConfig,
slot_cfg: PdmRxSlotConfig,
#[cfg(not(esp_idf_version_major = "4"))] gpio_cfg: PdmRxGpioConfig,
) -> Self {
Self {
channel_cfg,
clk_cfg,
slot_cfg,
#[cfg(not(esp_idf_version_major = "4"))]
gpio_cfg,
}
}
/// Convert this PDM mode receive configuration into the ESP-IDF SDK `i2s_pdm_rx_config_t` representation.
#[cfg(esp_idf_soc_i2s_supports_pdm_rx)]
#[inline(always)]
pub(super) fn as_sdk<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
din: PeripheralRef<'d, impl InputPin>,
) -> i2s_pdm_rx_config_t {
i2s_pdm_rx_config_t {
clk_cfg: self.clk_cfg.as_sdk(),
slot_cfg: self.slot_cfg.as_sdk(),
gpio_cfg: self.gpio_cfg.as_sdk(clk, din),
}
}
/// Convert this PDM mode receive configuration into the ESP-IDF SDK `i2s_pdm_rx_config_t` representation.
///
/// Supported on ESP-IDF 5.1+.
#[cfg(all(
esp_idf_soc_i2s_supports_pdm_rx, // Implicitly selects 5.0+
not(all(esp_idf_version_major = "5", esp_idf_version_minor = "0"))
))]
#[inline(always)]
pub(super) fn as_sdk_multi<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
dins: &[PeripheralRef<'d, impl InputPin>],
) -> i2s_pdm_rx_config_t {
i2s_pdm_rx_config_t {
clk_cfg: self.clk_cfg.as_sdk(),
slot_cfg: self.slot_cfg.as_sdk(),
gpio_cfg: self.gpio_cfg.as_sdk_multi(clk, dins),
}
}
/// Convert this PDM mode receive configuration into the ESP-IDF SDK `i2s_driver_config_t` representation.
#[cfg(all(any(esp32, esp32s3), esp_idf_version_major = "4"))]
#[inline(always)]
pub(super) fn as_sdk(&self) -> i2s_driver_config_t {
let chan_fmt = match self.slot_cfg.slot_mode {
SlotMode::Stereo => i2s_channel_fmt_t_I2S_CHANNEL_FMT_RIGHT_LEFT,
SlotMode::Mono => match self.slot_cfg.slot_mask {
PdmSlotMask::Both => i2s_channel_fmt_t_I2S_CHANNEL_FMT_RIGHT_LEFT,
PdmSlotMask::Left => i2s_channel_fmt_t_I2S_CHANNEL_FMT_ONLY_LEFT,
PdmSlotMask::Right => i2s_channel_fmt_t_I2S_CHANNEL_FMT_ONLY_RIGHT,
},
};
i2s_driver_config_t {
mode: self.channel_cfg.role.as_sdk()
| i2s_mode_t_I2S_MODE_RX
| i2s_mode_t_I2S_MODE_PDM,
sample_rate: self.clk_cfg.sample_rate_hz,
bits_per_sample: 16, // fixed for PDM,
channel_format: chan_fmt,
communication_format: 0, // ?
intr_alloc_flags: 1 << 1, // ESP_INTR_FLAG_LEVEL1
dma_buf_count: self.channel_cfg.dma_buffer_count as i32,
dma_buf_len: self.channel_cfg.frames_per_buffer as i32,
#[cfg(any(esp32, esp32s2))]
use_apll: matches!(self.clk_cfg.clk_src, ClockSource::Apll),
#[cfg(not(any(esp32, esp32s2)))]
use_apll: false,
tx_desc_auto_clear: self.channel_cfg.auto_clear,
fixed_mclk: 0,
mclk_multiple: self.clk_cfg.mclk_multiple.as_sdk(),
bits_per_chan: 16, // fixed for PDM
// The following are TDM-only fields and are not present on chips that don't support TDM mode.
// There's no cfg option for this (it's a constant in esp-idf-sys).
#[cfg(not(any(esp32, esp32s2)))]
chan_mask: 0,
#[cfg(not(any(esp32, esp32s2)))]
total_chan: 0,
#[cfg(not(any(esp32, esp32s2)))]
left_align: false,
#[cfg(not(any(esp32, esp32s2)))]
big_edin: false,
#[cfg(not(any(esp32, esp32s2)))]
bit_order_msb: false,
#[cfg(not(any(esp32, esp32s2)))]
skip_msk: true,
}
}
}
/// PDM mode GPIO (general purpose input/output) receive configuration.
#[derive(Clone, Copy, Debug, Default, Eq, PartialEq)]
pub struct PdmRxGpioConfig {
/// Whether the clock output is inverted.
pub(super) clk_inv: bool,
}
/// The maximum number of data input pins that can be used in PDM mode.
///
/// This is 1 on the ESP32 and 4 on the ESP32-S3.
#[cfg(esp32)]
pub const SOC_I2S_PDM_MAX_RX_LINES: usize = 1;
/// The maximum number of data input pins that can be used in PDM mode.
///
/// This is 1 on the ESP32 and 4 on the ESP32-S3.
#[cfg(esp32s3)]
pub const SOC_I2S_PDM_MAX_RX_LINES: usize = 4;
impl PdmRxGpioConfig {
/// Create a new PDM mode GPIO receive configuration with the specified inversion flag for the clock output.
#[inline(always)]
pub fn new(clk_inv: bool) -> Self {
Self { clk_inv }
}
/// Set the clock inversion flag on this PDM GPIO configuration.
#[inline(always)]
pub fn clk_invert(mut self, clk_inv: bool) -> Self {
self.clk_inv = clk_inv;
self
}
/// Convert to the ESP-IDF SDK `i2s_pdm_rx_gpio_config_t` representation.
///
/// Note: The bitfields are renamed in ESP-IDF 5.1+.
#[cfg(all(
esp_idf_soc_i2s_supports_pdm_rx,
esp_idf_version_major = "5",
esp_idf_version_minor = "0"
))]
pub(crate) fn as_sdk<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
din: PeripheralRef<'d, impl InputPin>,
) -> i2s_pdm_rx_gpio_config_t {
let invert_flags = i2s_pdm_rx_gpio_config_t__bindgen_ty_1 {
_bitfield_1: i2s_pdm_rx_gpio_config_t__bindgen_ty_1::new_bitfield_1(
self.clk_inv as u32,
),
..Default::default()
};
i2s_pdm_rx_gpio_config_t {
clk: clk.pin(),
din: din.pin(),
invert_flags,
}
}
/// Convert to the ESP-IDF SDK `i2s_pdm_rx_gpio_config_t` representation.
#[cfg(all(
esp_idf_soc_i2s_supports_pdm_rx,
not(all(esp_idf_version_major = "5", esp_idf_version_minor = "0"))
))]
pub(crate) fn as_sdk<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
din: PeripheralRef<'d, impl InputPin>,
) -> i2s_pdm_rx_gpio_config_t {
let mut dins: [gpio_num_t; SOC_I2S_PDM_MAX_RX_LINES] = [-1; SOC_I2S_PDM_MAX_RX_LINES];
dins[0] = din.pin();
let pins = i2s_pdm_rx_gpio_config_t__bindgen_ty_1 { dins };
let invert_flags = i2s_pdm_rx_gpio_config_t__bindgen_ty_2 {
_bitfield_1: i2s_pdm_rx_gpio_config_t__bindgen_ty_2::new_bitfield_1(
self.clk_inv as u32,
),
..Default::default()
};
i2s_pdm_rx_gpio_config_t {
clk: clk.pin(),
__bindgen_anon_1: pins,
invert_flags,
}
}
/// Convert to the ESP-IDF SDK `i2s_pdm_rx_gpio_config_t` representation.
///
/// This will ignore any din pins beyond [`SOC_I2S_PDM_MAX_RX_LINES`].
///
/// Supported on ESP-IDF 5.1+ only.
#[cfg(all(
esp_idf_soc_i2s_supports_pdm_rx,
not(all(esp_idf_version_major = "5", esp_idf_version_minor = "0"))
))]
pub(crate) fn as_sdk_multi<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
dins: &[PeripheralRef<'d, impl InputPin>],
) -> i2s_pdm_rx_gpio_config_t {
let mut din_pins: [gpio_num_t; SOC_I2S_PDM_MAX_RX_LINES] =
[-1; SOC_I2S_PDM_MAX_RX_LINES];
for (i, din) in dins.iter().enumerate() {
if i >= SOC_I2S_PDM_MAX_RX_LINES {
break;
}
din_pins[i] = din.pin();
}
let pins = i2s_pdm_rx_gpio_config_t__bindgen_ty_1 { dins: din_pins };
let invert_flags = i2s_pdm_rx_gpio_config_t__bindgen_ty_2 {
_bitfield_1: i2s_pdm_rx_gpio_config_t__bindgen_ty_2::new_bitfield_1(
self.clk_inv as u32,
),
..Default::default()
};
i2s_pdm_rx_gpio_config_t {
clk: clk.pin(),
__bindgen_anon_1: pins,
invert_flags,
}
}
}
/// PDM mode channel receive slot configuration.
///
/// # Note
/// The `slot_mode` and `slot_mask` cause data to be interpreted in different ways, as noted below.
/// WS is the "word select" signal, sometimes called LRCLK (left/right clock).
///
/// Assuming the received data contains the following samples (when converted from PDM to PCM), where a sample may be 8, 16, 24, or 32 bits, depending on `data_bit_width`:
///
/// | **WS Low** | **WS High** | **WS Low** | **WS High** | **WS Low** | **WS High** | **WS Low** | **WS High** | |
/// |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-----|
/// | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | ... |
///
/// The actual data in the buffer will be (1-4 bytes, depending on `data_bit_width`):
///
/// <table>
/// <thead>
/// <tr><th><code>slot_mode</code></th><th><code>slot_mask</code></th><th colspan=8>Buffer Contents</th></tr>
/// <tr><th></th><th></th><th><code>d[0]</code></th><th><code>d[1]</code></th><th><code>d[2]</code></th><th><code>d[3]</code></th><th><code>d[4]</code></th><th><code>d[5]</code></th><th><code>d[6]</code></th><th><code>d[7]</code></th></tr>
/// </thead>
/// <tbody>
/// <tr><td rowspan=3><code>Mono</code></td> <td><code>Left</code></td> <td>11</td><td>13</td><td>15</td><td>17</td><td>19</td><td>21</td><td>23</td><td>25</td></tr>
/// <tr> <td><code>Right</code></td><td>12</td><td>14</td><td>16</td><td>18</td><td>20</td><td>22</td><td>24</td><td>26</td></tr>
/// <tr> <td><code>Both</code></td> <td colspan=8><i>Unspecified behavior</i></td></tr>
/// <tr><td><code>Stereo (ESP32)</code></td> <td><i>Any</i></td> <td>11</td><td>12</td><td>13</td><td>14</td><td>15</td><td>16</td><td>17</td><td>18</td></tr>
/// <tr><td><code>Stereo (ESP32-S3)</code></td><td><i>Any</i></td> <td>12</td><td>11</td><td>14</td><td>13</td><td>16</td><td>15</td><td>18</td><td>17</td></tr>
/// </tbody>
/// </table>
///
/// Note that, on the ESP32-S3, the right channel is received first. This can be switched by setting
/// [`PdmRxGpioConfig::clk_invert`] to `true` in the merged [`PdmRxConfig`].
///
/// For details, refer to the
/// _ESP-IDF Programming Guide_ PDM Rx Usage details for your specific microcontroller:
/// * [ESP32](https://docs.espressif.com/projects/esp-idf/en/latest/esp32/api-reference/peripherals/i2s.html#pdm-rx-usage)
/// * [ESP32-S3](https://docs.espressif.com/projects/esp-idf/en/latest/esp32s3/api-reference/peripherals/i2s.html#pdm-rx-usage)
///
/// Other microcontrollers do not support PDM receive mode, or do not have a PDM-to-PCM peripheral that allows for decoding
/// the PDM data as required by ESP-IDF.
#[derive(Clone, Copy, Debug, Eq, PartialEq)]
pub struct PdmRxSlotConfig {
/// I2S sample data bit width (valid data bits per sample).
#[allow(dead_code)]
pub(super) data_bit_width: DataBitWidth,
/// I2s slot bit width (total bits per slot).
#[allow(dead_code)]
pub(super) slot_bit_width: SlotBitWidth,
/// Mono or stereo mode operation.
#[allow(dead_code)]
pub(super) slot_mode: SlotMode,
/// Are we using the left, right, or both data slots?
#[allow(dead_code)]
pub(super) slot_mask: PdmSlotMask,
}
impl PdmRxSlotConfig {
/// Configure the PDM mode channel receive slot configuration for the specified bits per sample and slot mode
/// in 2 slots.
pub fn from_bits_per_sample_and_slot_mode(
bits_per_sample: DataBitWidth,
slot_mode: SlotMode,
) -> Self {
let slot_mask = if slot_mode == SlotMode::Mono {
PdmSlotMask::Left
} else {
PdmSlotMask::Both
};
Self {
data_bit_width: bits_per_sample,
slot_bit_width: SlotBitWidth::Auto,
slot_mode,
slot_mask,
}
}
/// Update the data bit width on this PDM receive slot configuration.
#[inline(always)]
pub fn data_bit_width(mut self, data_bit_width: DataBitWidth) -> Self {
self.data_bit_width = data_bit_width;
self
}
/// Update the slot bit width on this PDM receive slot configuration.
#[inline(always)]
pub fn slot_bit_width(mut self, slot_bit_width: SlotBitWidth) -> Self {
self.slot_bit_width = slot_bit_width;
self
}
/// Update the slot mode and mask on this PDM receive slot configuration.
#[inline(always)]
pub fn slot_mode_mask(mut self, slot_mode: SlotMode, slot_mask: PdmSlotMask) -> Self {
self.slot_mode = slot_mode;
self.slot_mask = slot_mask;
self
}
/// Convert this PDM mode channel receive slot configuration into the ESP-IDF SDK `i2s_pdm_rx_slot_config_t`
/// representation.
#[cfg(esp_idf_soc_i2s_supports_pdm_rx)]
#[inline(always)]
pub(super) fn as_sdk(&self) -> i2s_pdm_rx_slot_config_t {
i2s_pdm_rx_slot_config_t {
data_bit_width: self.data_bit_width.as_sdk(),
slot_bit_width: self.slot_bit_width.as_sdk(),
slot_mode: self.slot_mode.as_sdk(),
slot_mask: self.slot_mask.as_sdk(),
}
}
}
/// Pulse density modulation (PDM) transmit signal scaling mode.
#[derive(Clone, Copy, Debug, Default, Eq, PartialEq)]
pub enum PdmSignalScale {
/// Divide the PDM signal by 2.
Div2,
/// No scaling.
#[default]
None,
/// Multiply the PDM signal by 2.
Mul2,
/// Multiply the PDM signal by 4.
Mul4,
}
impl PdmSignalScale {
/// Convert to the ESP-IDF SDK `i2s_pdm_signal_scale_t` representation.
#[cfg_attr(esp_idf_version_major = "4", allow(unused))]
#[inline(always)]
pub(crate) fn as_sdk(&self) -> i2s_pdm_sig_scale_t {
match self {
Self::Div2 => 0,
Self::None => 1,
Self::Mul2 => 2,
Self::Mul4 => 3,
}
}
}
/// I2S slot selection in PDM mode.
///
/// The default is `PdmSlotMask::Both`.
#[derive(Clone, Copy, Debug, Eq, PartialEq)]
pub enum PdmSlotMask {
/// I2S transmits or receives the left slot.
Left,
/// I2S transmits or receives the right slot.
Right,
/// I2S transmits or receives both slots.
Both,
}
impl Default for PdmSlotMask {
#[inline(always)]
fn default() -> Self {
Self::Both
}
}
impl PdmSlotMask {
/// Convert to the ESP-IDF SDK `i2s_pdm_slot_mask_t` representation.
#[cfg(not(esp_idf_version_major = "4"))]
#[inline(always)]
#[allow(unused)]
pub(crate) fn as_sdk(&self) -> i2s_pdm_slot_mask_t {
match self {
Self::Left => 1 << 0,
Self::Right => 1 << 1,
Self::Both => (1 << 0) | (1 << 1),
}
}
}
/// The I2s pulse density modulation (PDM) mode transmit clock configuration.
///
/// # Note
/// The PDM transmit clock can only be set to the following two upsampling rate configurations:
/// * `upsampling_fp = 960`, `upsampling_fs = sample_rate_hz / 100`. In this case, `Fpdm = 128 * 48000 = 6.144 MHz`.
/// * `upsampling_fp = 960`, `upsampling_fs = 480`. In this case, `Fpdm = 128 * sample_rate_hz`.
///
/// If the PDM receiver does not use the PDM serial clock, the first configuration should be used. Otherwise,
/// use the second configuration.
#[derive(Clone, Copy, Debug, Eq, PartialEq)]
pub struct PdmTxClkConfig {
/// I2S sample rate in Hz.
pub(super) sample_rate_hz: u32,
/// The clock source.
pub(super) clk_src: ClockSource,
/// The multiple of MCLK to the sample rate.
pub(super) mclk_multiple: MclkMultiple,
/// Upsampling `fp` parameter.
upsample_fp: u32,
/// Upsampling `fs` parameter.
upsample_fs: u32,
}
impl PdmTxClkConfig {
/// Create a new PDM mode transmit clock configuration from the specified sample rate in Hz. This will set the
/// clock source to PLL_F160M, the MCLK multiple to 256 times the sample rate, `upsample_fp` to 960, and
/// `upsample_fs` to 480.
#[inline(always)]
pub fn from_sample_rate_hz(sample_rate_hz: u32) -> Self {
Self {
sample_rate_hz,
clk_src: ClockSource::default(),
mclk_multiple: MclkMultiple::M256,
upsample_fp: 960,
upsample_fs: 480,
}
}
/// Set the sample rate on this PDM mode transmit clock configuration.
#[inline(always)]
pub fn sample_rate_hz(mut self, sample_rate_hz: u32) -> Self {
self.sample_rate_hz = sample_rate_hz;
self
}
/// Set the clock source on this PDM mode transmit clock configuration.
#[inline(always)]
pub fn clk_src(mut self, clk_src: ClockSource) -> Self {
self.clk_src = clk_src;
self
}
/// Set the MCLK multiple on this PDM mode transmit clock configuration.
#[inline(always)]
pub fn mclk_multiple(mut self, mclk_multiple: MclkMultiple) -> Self {
self.mclk_multiple = mclk_multiple;
self
}
/// Set the upsampling parameters on this PDM mode transmit clock configuration.
#[inline(always)]
pub fn upsample(mut self, upsample_fp: u32, upsample_fs: u32) -> Self {
self.upsample_fp = upsample_fp;
self.upsample_fs = upsample_fs;
self
}
/// Convert to the ESP-IDF SDK `i2s_pdm_tx_clk_config_t` representation.
#[allow(clippy::needless_update)]
#[cfg(not(esp_idf_version_major = "4"))]
#[inline(always)]
pub(super) fn as_sdk(&self) -> i2s_pdm_tx_clk_config_t {
i2s_pdm_tx_clk_config_t {
sample_rate_hz: self.sample_rate_hz,
clk_src: self.clk_src.as_sdk(),
mclk_multiple: self.mclk_multiple.as_sdk(),
up_sample_fp: self.upsample_fp,
up_sample_fs: self.upsample_fs,
..Default::default() // bclk_div in ESP IDF > 5.1
}
}
/// Convert to the ESP-IDF SDK `i2s_pdm_tx_upsample_cfg_t` representation.
#[cfg(esp_idf_version_major = "4")]
#[inline(always)]
pub(super) fn as_sdk(&self) -> i2s_pdm_tx_upsample_cfg_t {
i2s_pdm_tx_upsample_cfg_t {
sample_rate: self.sample_rate_hz as i32,
fp: self.upsample_fp as i32,
fs: self.upsample_fs as i32,
}
}
}
/// The I2S pulse density modulation (PDM) mode transmit configuration for the I2S peripheral.
#[derive(Clone, Copy, Debug, Eq, PartialEq)]
pub struct PdmTxConfig {
/// The base channel configuration.
pub(super) channel_cfg: Config,
/// PDM mode channel transmit clock configuration.
pub(super) clk_cfg: PdmTxClkConfig,
/// PDM mode channel transmit slot configuration.
pub(super) slot_cfg: PdmTxSlotConfig,
/// PDM mode channel transmit GPIO configuration.
#[cfg(not(esp_idf_version_major = "4"))]
pub(super) gpio_cfg: PdmTxGpioConfig,
}
impl PdmTxConfig {
/// Create a new PDM mode transmit configuration from the specified clock, slot, and GPIO configurations.
pub fn new(
channel_cfg: Config,
clk_cfg: PdmTxClkConfig,
slot_cfg: PdmTxSlotConfig,
#[cfg(not(esp_idf_version_major = "4"))] gpio_cfg: PdmTxGpioConfig,
) -> Self {
Self {
channel_cfg,
clk_cfg,
slot_cfg,
#[cfg(not(esp_idf_version_major = "4"))]
gpio_cfg,
}
}
/// Convert to the ESP-IDF `i2s_pdm_tx_config_t` representation.
#[cfg(all(not(esp_idf_version_major = "4"), not(esp_idf_soc_i2s_hw_version_2)))]
#[inline(always)]
pub(crate) fn as_sdk<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
dout: PeripheralRef<'d, impl OutputPin>,
) -> i2s_pdm_tx_config_t {
i2s_pdm_tx_config_t {
clk_cfg: self.clk_cfg.as_sdk(),
slot_cfg: self.slot_cfg.as_sdk(),
gpio_cfg: self.gpio_cfg.as_sdk(clk, dout),
}
}
/// Convert to the ESP-IDF `i2s_pdm_tx_config_t` representation.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
#[inline(always)]
pub(crate) fn as_sdk<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
dout: PeripheralRef<'d, impl OutputPin>,
dout2: Option<PeripheralRef<'d, impl OutputPin>>,
) -> i2s_pdm_tx_config_t {
i2s_pdm_tx_config_t {
clk_cfg: self.clk_cfg.as_sdk(),
slot_cfg: self.slot_cfg.as_sdk(),
gpio_cfg: self.gpio_cfg.as_sdk(clk, dout, dout2),
}
}
/// Convert to the ESP-IDF `i2s_driver_config_t` representation.
#[cfg(esp_idf_version_major = "4")]
pub(crate) fn as_sdk(&self) -> i2s_driver_config_t {
let chan_fmt = match self.slot_cfg.slot_mode {
SlotMode::Stereo => i2s_channel_fmt_t_I2S_CHANNEL_FMT_RIGHT_LEFT,
SlotMode::Mono => match self.slot_cfg.slot_mask {
PdmSlotMask::Both => i2s_channel_fmt_t_I2S_CHANNEL_FMT_RIGHT_LEFT,
PdmSlotMask::Left => i2s_channel_fmt_t_I2S_CHANNEL_FMT_ONLY_LEFT,
PdmSlotMask::Right => i2s_channel_fmt_t_I2S_CHANNEL_FMT_ONLY_RIGHT,
},
};
i2s_driver_config_t {
mode: self.channel_cfg.role.as_sdk()
| i2s_mode_t_I2S_MODE_TX
| i2s_mode_t_I2S_MODE_PDM,
sample_rate: self.clk_cfg.sample_rate_hz,
bits_per_sample: 16, // fixed for PDM,
channel_format: chan_fmt,
communication_format: 0, // ?
intr_alloc_flags: 1 << 1, // ESP_INTR_FLAG_LEVEL1
dma_buf_count: self.channel_cfg.dma_buffer_count as i32,
dma_buf_len: self.channel_cfg.frames_per_buffer as i32,
#[cfg(any(esp32, esp32s2))]
use_apll: matches!(self.clk_cfg.clk_src, ClockSource::Apll),
#[cfg(not(any(esp32, esp32s2)))]
use_apll: false,
tx_desc_auto_clear: self.channel_cfg.auto_clear,
fixed_mclk: 0,
mclk_multiple: self.clk_cfg.mclk_multiple.as_sdk(),
bits_per_chan: 16, // fixed for PDM
// The following are TDM-only fields and are not present on chips that don't support TDM mode.
// There's no cfg option for this (it's a constant in esp-idf-sys).
#[cfg(not(any(esp32, esp32s2)))]
chan_mask: 0,
#[cfg(not(any(esp32, esp32s2)))]
total_chan: 0,
#[cfg(not(any(esp32, esp32s2)))]
left_align: false,
#[cfg(not(any(esp32, esp32s2)))]
big_edin: false,
#[cfg(not(any(esp32, esp32s2)))]
bit_order_msb: false,
#[cfg(not(any(esp32, esp32s2)))]
skip_msk: true,
}
}
}
/// PDM mode GPIO (general purpose input/output) transmit configuration.
#[derive(Clone, Copy, Debug, Default, Eq, PartialEq)]
pub struct PdmTxGpioConfig {
/// Whether the clock output is inverted.
pub(super) clk_inv: bool,
}
/// The maximum number of data output pins that can be used in PDM mode.
///
/// This is 1 on the ESP32, and 2 on the ESP32-S3, ESP32-C3, ESP32-C6, and ESP32-H2.
#[cfg(esp32)]
pub const SOC_I2S_PDM_MAX_TX_LINES: usize = 1;
/// The maximum number of data input pins that can be used in PDM mode.
///
/// This is 1 on the ESP32, and 2 on the ESP32-S3, ESP32-C3, ESP32-C6, and ESP32-H2.
#[cfg(any(esp32s3, esp32c3, esp32c6, esp32h2))]
pub const SOC_I2S_PDM_MAX_TX_LINES: usize = 2;
impl PdmTxGpioConfig {
/// Create a new PDM mode GPIO transmit configuration with the specified inversion flag for the clock output.
#[inline(always)]
pub fn new(clk_inv: bool) -> Self {
Self { clk_inv }
}
/// Set the clock inversion flag on this PDM GPIO transmit configuration.
#[inline(always)]
pub fn clk_invert(mut self, clk_inv: bool) -> Self {
self.clk_inv = clk_inv;
self
}
/// Convert to the ESP-IDF SDK `i2s_pdm_tx_gpio_config_t` representation.
#[cfg(esp_idf_soc_i2s_hw_version_1)]
pub(crate) fn as_sdk<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
dout: PeripheralRef<'d, impl OutputPin>,
) -> i2s_pdm_tx_gpio_config_t {
let invert_flags = i2s_pdm_tx_gpio_config_t__bindgen_ty_1 {
_bitfield_1: i2s_pdm_tx_gpio_config_t__bindgen_ty_1::new_bitfield_1(
self.clk_inv as u32,
),
..Default::default()
};
i2s_pdm_tx_gpio_config_t {
clk: clk.pin(),
dout: dout.pin(),
invert_flags,
}
}
/// Convert to the ESP-IDF SDK `i2s_pdm_tx_gpio_config_t` representation.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
pub(crate) fn as_sdk<'d>(
&self,
clk: PeripheralRef<'d, impl OutputPin>,
dout: PeripheralRef<'d, impl OutputPin>,
dout2: Option<PeripheralRef<'d, impl OutputPin>>,
) -> i2s_pdm_tx_gpio_config_t {
let invert_flags = i2s_pdm_tx_gpio_config_t__bindgen_ty_1 {
_bitfield_1: i2s_pdm_tx_gpio_config_t__bindgen_ty_1::new_bitfield_1(
self.clk_inv as u32,
),
..Default::default()
};
let dout2 = if let Some(dout2) = dout2 {
dout2.pin()
} else {
-1
};
i2s_pdm_tx_gpio_config_t {
clk: clk.pin(),
dout: dout.pin(),
dout2,
invert_flags,
}
}
}
/// I2S pulse density modulation (PDM) transmit line mode
#[derive(Clone, Copy, Debug, Default, PartialEq, Eq)]
pub enum PdmTxLineMode {
/// Standard PDM format output: left and right slot data on a single line.
#[default]
OneLineCodec,
/// PDM DAC format output: left or right slot data on a single line.
OneLineDac,
/// PDM DAC format output: left and right slot data on separate lines.
TwoLineDac,
}
impl PdmTxLineMode {
/// Convert this to the ESP-IDF SDK `i2s_pdm_tx_line_mode_t` representation.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
#[inline(always)]
pub(super) fn as_sdk(&self) -> i2s_pdm_tx_line_mode_t {
match self {
Self::OneLineCodec => i2s_pdm_tx_line_mode_t_I2S_PDM_TX_ONE_LINE_CODEC,
Self::OneLineDac => i2s_pdm_tx_line_mode_t_I2S_PDM_TX_ONE_LINE_DAC,
Self::TwoLineDac => i2s_pdm_tx_line_mode_t_I2S_PDM_TX_TWO_LINE_DAC,
}
}
}
/// PDM mode channel transmit slot configuration.
///
/// # Note
/// The `slot_mode` and `line_mode` (microcontrollers new than ESP32) or `slot_mask` (ESP32) cause data to be
/// interpreted in different ways, as noted below.
///
/// Assuming the buffered data contains the following samples (where a sample may be 1, 2, 3, or 4 bytes, depending
/// on `data_bit_width`):
///
/// | **`d[0]`** | **`d[1]`** | **`d[2]`** | **`d[3]`** | **`d[4]`** | **`d[5]`** | **`d[6]`** | **`d[7]`** |
/// |------------|------------|------------|------------|------------|------------|------------|------------|
/// | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |
///
/// The actual data on the line will be:
///
/// ## All microcontrollers except ESP32
/// <table>
/// <thead>
/// <tr><th><code>line_mode</code></th><th><code>slot_mode</code></th><th>Line</th><th colspan=8>Transmitted Data</th></tr>
/// <tr><th></th><th></th><th></th><th>WS Low</th><th>WS High</th><th>WS Low</th><th>WS High</th><th>WS Low</th><th>WS High</th><th>WS Low</th><th>WS High</th></tr>
/// </thead>
/// <tbody>
/// <tr><td rowspan=2><code>OneLineCodec</code></td><td><code>Mono</code></td> <td>dout</td><td>11</td><td><font color="red">0</font></td><td>12</td><td><font color="red">0</font></td><td>13</td><td><font color="red">0</font></td><td>14</td><td><font color="red">0</font></td></tr>
/// <tr> <td><code>Stereo</code></td><td>dout</td><td>11</td><td>12</td><td>13</td><td>14</td><td>15</td><td>16</td><td>17</td><td>18</td></tr>
/// <tr><td><code>OneLineDac</code></td> <td><code>Mono</code></td> <td>dout</td><td>11</td><td>11</td><td>12</td><td>12</td><td>13</td><td>13</td><td>14</td><td>14</td></tr>
/// <tr><td rowspan=4><code>TwoLineDac</code></td> <td rowspan=2><code>Mono</code></td><td>dout</td><td>12</td><td>12</td><td>14</td><td>14</td><td>16</td><td>16</td><td>18</td><td>18</td></tr>
/// <tr><td>dout2</td><td><font color="red">0</font></td><td><font color="red">0</font></td><td><font color="red">0</font></td><td><font color="red">0</font></td><td><font color="red">0</font></td><td><font color="red">0</font></td><td><font color="red">0</font></td><td><font color="red">0</font></td></tr>
/// <tr><td rowspan=2><code>Stereo</code></td><td>dout</td><td>12</td><td>12</td><td>14</td><td>14</td><td>16</td><td>16</td><td>18</td><td>18</td></tr>
/// <tr><td>dout2</td><td>11</td><td>11</td><td>13</td><td>13</td><td>15</td><td>15</td><td>17</td><td>17</td></tr>
/// </tbody>
/// </table>
///
/// ## ESP32
/// <table>
/// <thead>
/// <tr><th><code>slot_mode</code></th><th><code>slot_mask</code></th><th colspan=8>Transmitted Data</th></tr>
/// <tr><th></th><th></th><th>WS Low</th><th>WS High</th><th>WS Low</th><th>WS High</th><th>WS Low</th><th>WS High</th><th>WS Low</th><th>WS High</th></tr>
/// </thead>
/// <tbody>
/// <tr><td rowspan=3><code>Mono</code></td> <td><code>Left</code></td> <td>11</td><td><font color="red">0</font></td><td>12</td><td><font color="red">0</font></td><td>13</td><td><font color="red">0</font></td><td>14</td><td><font color="red">0</font></td></tr>
/// <tr> <td><code>Right</code></td><td><font color="red">0</font></td><td>11</td><td><font color="red">0</font></td><td>12</td><td><font color="red">0</font></td><td>13</td><td><font color="red">0</font></td><td>14</td></tr>
/// <tr> <td><code>Both</code></td><td>11</td><td>12</td><td>13</td><td>14</td><td>15</td><td>16</td><td>17</td><td>18</td></tr>
/// <tr><td rowspan=3><code>Mono</code></td> <td><code>Left</code></td><td>11</td><td>11</td><td>13</td><td>13</td><td>15</td><td>15</td><td>17</td><td>17</td></tr>
/// <tr> <td><code>Right</code></td><td>12</td><td>12</td><td>14</td><td>14</td><td>16</td><td>16</td><td>18</td><td>18</td></tr>
/// <tr> <td><code>Both</code></td> <td>11</td><td>12</td><td>13</td><td>14</td><td>15</td><td>16</td><td>17</td><td>18</td></tr>
/// </tbody>
/// </table>
///
/// Modes combinations other than [`SlotMode::Mono`]/[`PdmSlotMask::Both`],
/// [`SlotMode::Stereo`]/[`PdmSlotMask::Left`], and [`SlotMode::Stereo`]/[`PdmSlotMask::Right`] are unlikely to be
/// useful since it requires precise demutiplexing on the bit stream based on the WS clock.
///
/// For details, refer to the
/// _ESP-IDF Programming Guide_ PDM Tx Usage details for your specific microcontroller:
/// * [ESP32](https://docs.espressif.com/projects/esp-idf/en/latest/esp32/api-reference/peripherals/i2s.html#pdm-tx-usage)
/// * [ESP32-S3](https://docs.espressif.com/projects/esp-idf/en/latest/esp32s3/api-reference/peripherals/i2s.html#pdm-tx-usage)
/// * [ESP32-C3](https://docs.espressif.com/projects/esp-idf/en/latest/esp32c3/api-reference/peripherals/i2s.html#pdm-tx-usage)
/// * [ESP32-C6](https://docs.espressif.com/projects/esp-idf/en/latest/esp32c6/api-reference/peripherals/i2s.html#pdm-tx-usage)
/// * [ESP32-H2](https://docs.espressif.com/projects/esp-idf/en/latest/esp32c6/api-reference/peripherals/i2s.html#pdm-tx-usage)
#[derive(Clone, Copy, Debug, PartialEq)]
pub struct PdmTxSlotConfig {
// data_bit_width and slot_bit_width are omitted; they are always 16 bits.
/// Mono or stereo mode operation.
pub(super) slot_mode: SlotMode,
/// Slot mask to choose the left or right slot.
#[cfg(not(esp_idf_soc_i2s_hw_version_2))]
pub(super) slot_mask: PdmSlotMask,
/// Sigma-delta filter prescale.
sd_prescale: u32,
/// Sigma-delta filter saling value.
sd_scale: PdmSignalScale,
/// High-pass filter scaling value.
hp_scale: PdmSignalScale,
/// Low-pass filter scaling value
lp_scale: PdmSignalScale,
/// Sinc-filter scaling value.
sinc_scale: PdmSignalScale,
/// PDM transmit line mode.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
line_mode: PdmTxLineMode,
/// High-pass filter enable
#[cfg(esp_idf_soc_i2s_hw_version_2)]
hp_enable: bool,
/// High-pass filter cutoff frequence.
/// The range of this is 23.3Hz to 185Hz.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
hp_cutoff_freq: f32,
/// Sigma-delta filter dither.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
sd_dither: u32,
/// Sigma-delta filter dither 2.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
sd_dither2: u32,
}
impl Default for PdmTxSlotConfig {
#[inline(always)]
fn default() -> Self {
Self::from_slot_mode(SlotMode::Stereo)
}
}
// We don't care about NaN in hp_cutoff_freq; go ahead and force it to be Eq.
impl Eq for PdmTxSlotConfig {}
impl PdmTxSlotConfig {
/// Configure the PDM mode channel transmit slot configuration for the specified slot mode in 2 slots.
///
/// This sets the sigma-delta, low-pass, and sinc scaling to None.
///
/// For hardware version 1, the high-pass filter scaling is set to None.
///
/// For hardware version 2, the high-pass filter is enabled, scaled to dividing by 2 and set to 35.5 Hz.
#[inline(always)]
pub fn from_slot_mode(slot_mode: SlotMode) -> Self {
Self {
slot_mode,
#[cfg(not(esp_idf_soc_i2s_hw_version_2))]
slot_mask: PdmSlotMask::Both,
sd_prescale: 0,
sd_scale: PdmSignalScale::None,
#[cfg(not(esp_idf_soc_i2s_hw_version_2))]
hp_scale: PdmSignalScale::None,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
hp_scale: PdmSignalScale::Div2,
lp_scale: PdmSignalScale::None,
sinc_scale: PdmSignalScale::None,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
line_mode: PdmTxLineMode::OneLineCodec,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
hp_enable: true,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
hp_cutoff_freq: 32.5,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
sd_dither: 0,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
sd_dither2: 1,
}
}
/// Sets the slot mode on this PDM transmit slot configuration.
#[inline(always)]
pub fn slot_mode(mut self, slot_mode: SlotMode) -> Self {
self.slot_mode = slot_mode;
self
}
/// Sets the slot mask on this PDM transmit slot configuration.
#[cfg(esp_idf_soc_i2s_hw_version_1)]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(esp32, not(esp_idf_version_major = "4"))))
)]
#[inline(always)]
pub fn slot_mask(mut self, slot_mask: PdmSlotMask) -> Self {
self.slot_mask = slot_mask;
self
}
/// Sets the sigma-delta filter prescale on this PDM transmit slot configuration.
#[inline(always)]
pub fn sd_prescale(mut self, sd_prescale: u32) -> Self {
self.sd_prescale = sd_prescale;
self
}
/// Sets the sigma-delta filter scaling on this PDM transmit slot configuration.
#[inline(always)]
pub fn sd_scale(mut self, sd_scale: PdmSignalScale) -> Self {
self.sd_scale = sd_scale;
self
}
/// Sets the high-pass filter scaling on this PDM transmit slot configuration.
#[inline(always)]
pub fn hp_scale(mut self, hp_scale: PdmSignalScale) -> Self {
self.hp_scale = hp_scale;
self
}
/// Sets the low-pass filter scaling on this PDM transmit slot configuration.
#[inline(always)]
pub fn lp_scale(mut self, lp_scale: PdmSignalScale) -> Self {
self.lp_scale = lp_scale;
self
}
/// Sets the sinc filter scaling on this PDM transmit slot configuration.
#[inline(always)]
pub fn sinc_scale(mut self, sinc_scale: PdmSignalScale) -> Self {
self.sinc_scale = sinc_scale;
self
}
/// Sets the PDM transmit line mode on this PDM transmit slot configuration.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(
any(esp32s3, esp32c3, esp32c6, esp32h2),
not(esp_idf_version_major = "4")
)))
)]
#[inline(always)]
pub fn line_mode(mut self, line_mode: PdmTxLineMode) -> Self {
self.line_mode = line_mode;
self
}
/// Sets the high-pass filter enable on this PDM transmit slot configuration.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(
any(esp32s3, esp32c3, esp32c6, esp32h2),
not(esp_idf_version_major = "4")
)))
)]
#[inline(always)]
pub fn hp_enable(mut self, hp_enable: bool) -> Self {
self.hp_enable = hp_enable;
self
}
/// Sets the high-pass filter cutoff frequency on this PDM transmit slot configuration.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(
any(esp32s3, esp32c3, esp32c6, esp32h2),
not(esp_idf_version_major = "4")
)))
)]
#[inline(always)]
pub fn hp_cutoff_freq(mut self, hp_cutoff_freq: f32) -> Self {
self.hp_cutoff_freq = hp_cutoff_freq;
self
}
/// Sets the sigma-delta filter dither on this PDM transmit slot configuration.
#[cfg(esp_idf_soc_i2s_hw_version_2)]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(
any(esp32s3, esp32c3, esp32c6, esp32h2),
not(esp_idf_version_major = "4")
)))
)]
#[inline(always)]
pub fn sd_dither(mut self, sd_dither: u32, sd_dither2: u32) -> Self {
self.sd_dither = sd_dither;
self.sd_dither2 = sd_dither2;
self
}
/// Convert this to the ESP-IDF SDK `i2s_pdm_tx_slot_config_t` type.
#[cfg(not(esp_idf_version_major = "4"))]
#[inline(always)]
pub(super) fn as_sdk(&self) -> i2s_pdm_tx_slot_config_t {
i2s_pdm_tx_slot_config_t {
data_bit_width: DataBitWidth::Bits16.as_sdk(),
slot_bit_width: SlotBitWidth::Bits16.as_sdk(),
slot_mode: self.slot_mode.as_sdk(),
#[cfg(esp_idf_soc_i2s_hw_version_1)]
slot_mask: self.slot_mask.as_sdk(),
sd_prescale: self.sd_prescale,
sd_scale: self.sd_scale.as_sdk(),
hp_scale: self.hp_scale.as_sdk(),
lp_scale: self.lp_scale.as_sdk(),
sinc_scale: self.sinc_scale.as_sdk(),
#[cfg(esp_idf_soc_i2s_hw_version_2)]
line_mode: self.line_mode.as_sdk(),
#[cfg(esp_idf_soc_i2s_hw_version_2)]
hp_en: self.hp_enable,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
hp_cut_off_freq_hz: self.hp_cutoff_freq,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
sd_dither: self.sd_dither,
#[cfg(esp_idf_soc_i2s_hw_version_2)]
sd_dither2: self.sd_dither2,
}
}
}
}
#[cfg(esp_idf_soc_i2s_supports_pdm_rx)]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(any(esp32, esp32s3), not(esp_idf_version_major = "4"))))
)]
impl<'d> I2sDriver<'d, I2sRx> {
/// Create a new pulse density modulation (PDM) mode driver for the given I2S peripheral with only the receive
/// channel open.
#[allow(clippy::too_many_arguments)]
pub fn new_pdm_rx<I2S: I2s>(
_i2s: impl Peripheral<P = I2S> + 'd,
rx_cfg: &config::PdmRxConfig,
clk: impl Peripheral<P = impl OutputPin> + 'd,
din: impl Peripheral<P = impl InputPin> + 'd,
) -> Result<Self, EspError> {
let chan_cfg = rx_cfg.channel_cfg.as_sdk(I2S::port());
let this = Self::internal_new::<I2S>(&chan_cfg, true, false)?;
let rx_cfg = rx_cfg.as_sdk(clk.into_ref(), din.into_ref());
// Safety: rx.chan_handle is a valid, non-null i2s_chan_handle_t,
// and &rx_cfg is a valid pointer to an i2s_pdm_rx_config_t.
unsafe {
// Open the RX channel.
esp!(esp_idf_sys::i2s_channel_init_pdm_rx_mode(
this.rx_handle,
&rx_cfg
))?;
}
Ok(this)
}
/// Create a new pulse density modulation (PDM) mode driver for the given I2S peripheral with only the receive
/// channel open using multiple DIN pins to receive data.
#[cfg(not(all(esp_idf_version_major = "5", esp_idf_version_minor = "0")))]
#[cfg_attr(
feature = "nightly",
doc(cfg(not(all(esp_idf_version_major = "5", esp_idf_version_minor = "0"))))
)]
#[allow(clippy::too_many_arguments)]
pub fn new_pdm_rx_multi<I2S, I2SP, CLK, CLKP, DIN, DINP, const DINC: usize>(
_i2s: I2SP,
rx_cfg: &config::PdmRxConfig,
clk: CLKP,
dins: [DINP; DINC],
) -> Result<Self, EspError>
where
I2SP: Peripheral<P = I2S> + 'd,
I2S: I2s,
CLKP: Peripheral<P = CLK> + 'd,
CLK: OutputPin,
DINP: Peripheral<P = DIN> + 'd,
DIN: InputPin + Sized,
{
let chan_cfg = rx_cfg.channel_cfg.as_sdk(I2S::port());
let this = Self::internal_new::<I2S>(&chan_cfg, true, true)?;
// Safety: assume_init is safe to call because we are only claiming to have "initialized" the
// MaybeUninit, not the PeripheralRef itself.
let mut dins_ref: [MaybeUninit<crate::peripheral::PeripheralRef<'d, DIN>>; DINC] =
unsafe { MaybeUninit::uninit().assume_init() };
for (i, din) in IntoIterator::into_iter(dins).enumerate() {
dins_ref[i].write(din.into_ref());
}
// Safety: everything is initialized, so we can safely transmute the array to the initialized type.
let dins_ref = unsafe {
core::mem::transmute_copy::<_, [crate::peripheral::PeripheralRef<'d, DIN>; DINC]>(
&dins_ref,
)
};
// Create the channel configuration.
let rx_cfg = rx_cfg.as_sdk_multi(clk.into_ref(), &dins_ref);
// Safety: rx.chan_handle is a valid, non-null i2s_chan_handle_t,
// and &rx_cfg is a valid pointer to an i2s_pdm_rx_config_t.
unsafe {
// Open the RX channel.
esp!(esp_idf_sys::i2s_channel_init_pdm_rx_mode(
this.rx_handle,
&rx_cfg
))?;
}
Ok(this)
}
}
#[cfg(all(any(esp32, esp32s3), esp_idf_version_major = "4"))]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(any(esp32, esp32s3), esp_idf_version_major = "4")))
)]
impl<'d> I2sDriver<'d, I2sRx> {
/// Create a new pulse density modulation (PDM) mode driver for the given I2S peripheral with only the receive
/// channel open.
#[allow(clippy::too_many_arguments)]
pub fn new_pdm_rx<I2S: I2s>(
_i2s: impl Peripheral<P = I2S> + 'd,
rx_cfg: &config::PdmRxConfig,
clk: impl Peripheral<P = impl OutputPin> + 'd,
din: impl Peripheral<P = impl InputPin> + 'd,
) -> Result<Self, EspError> {
let driver_cfg = rx_cfg.as_sdk();
let this = Self::internal_new::<I2S>(&driver_cfg)?;
// Set the rate and downsampling configuration.
let downsample = rx_cfg.clk_cfg.downsample_mode.as_sdk();
unsafe {
esp!(i2s_set_pdm_rx_down_sample(I2S::port(), downsample))?;
}
// Set the pin configuration.
let pin_cfg = i2s_pin_config_t {
bck_io_num: clk.into_ref().pin(),
data_in_num: din.into_ref().pin(),
data_out_num: -1,
mck_io_num: -1,
ws_io_num: -1,
};
// Safety: &pin_cfg is a valid pointer to an i2s_pin_config_t.
unsafe {
esp!(i2s_set_pin(I2S::port(), &pin_cfg))?;
}
Ok(this)
}
}
#[cfg(esp_idf_soc_i2s_supports_pdm_tx)]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(
any(esp32, esp32s3, esp32c3, esp32c6, esp32h2),
not(esp_idf_version_major = "4")
)))
)]
impl<'d> I2sDriver<'d, I2sTx> {
/// Create a new pulse density modulation (PDM) mode driver for the given I2S peripheral with only the transmit
/// channel open.
#[allow(clippy::too_many_arguments)]
pub fn new_pdm_tx<I2S: I2s>(
_i2s: impl Peripheral<P = I2S> + 'd,
tx_cfg: &config::PdmTxConfig,
clk: impl Peripheral<P = impl OutputPin> + 'd,
dout: impl Peripheral<P = impl OutputPin> + 'd,
#[cfg(esp_idf_soc_i2s_hw_version_2)] dout2: Option<
impl Peripheral<P = impl OutputPin> + 'd,
>,
) -> Result<Self, EspError> {
let chan_cfg = tx_cfg.channel_cfg.as_sdk(I2S::port());
let this = Self::internal_new::<I2S>(&chan_cfg, false, true)?;
// Create the channel configuration.
let tx_cfg = tx_cfg.as_sdk(
clk.into_ref(),
dout.into_ref(),
#[cfg(esp_idf_soc_i2s_hw_version_2)]
dout2.map(|dout2| dout2.into_ref()),
);
// Safety: tx.chan_handle is a valid, non-null i2s_chan_handle_t,
// and &tx_cfg is a valid pointer to an i2s_pdm_tx_config_t.
unsafe {
// Open the TX channel.
esp!(esp_idf_sys::i2s_channel_init_pdm_tx_mode(
this.tx_handle,
&tx_cfg
))?;
}
Ok(this)
}
}
#[cfg(all(
esp_idf_version_major = "4",
any(esp32, esp32s3, esp32c3, esp32c6, esp32h2)
))]
#[cfg_attr(
feature = "nightly",
doc(cfg(all(
any(esp32, esp32s3, esp32c3, esp32c6, esp32h2),
esp_idf_version_major = "4"
)))
)]
impl<'d> I2sDriver<'d, I2sTx> {
/// Create a new pulse density modulation (PDM) mode driver for the given I2S peripheral with only the transmit
/// channel open.
#[allow(clippy::too_many_arguments)]
pub fn new_pdm_tx<I2S: I2s>(
_i2s: impl Peripheral<P = I2S> + 'd,
tx_cfg: &config::PdmTxConfig,
clk: impl Peripheral<P = impl OutputPin> + 'd,
dout: impl Peripheral<P = impl OutputPin> + 'd,
) -> Result<Self, EspError> {
let driver_cfg = tx_cfg.as_sdk();
let this = Self::internal_new::<I2S>(&driver_cfg)?;
// Set the upsampling configuration.
let upsample = tx_cfg.clk_cfg.as_sdk();
unsafe {
esp!(esp_idf_sys::i2s_set_pdm_tx_up_sample(
I2S::port(),
&upsample
))?;
}
// Set the pin configuration.
let pin_cfg = i2s_pin_config_t {
bck_io_num: clk.into_ref().pin(),
data_in_num: -1,
data_out_num: dout.into_ref().pin(),
mck_io_num: -1,
ws_io_num: -1,
};
// Safety: &pin_cfg is a valid pointer to an i2s_pin_config_t.
unsafe {
esp!(i2s_set_pin(I2S::port(), &pin_cfg))?;
}
Ok(this)
}
}